Espressif Systems /ESP32-P4 /H264_DMA /IN_RO_PD_CONF_CH0

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as IN_RO_PD_CONF_CH0

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (IN_RO_RAM_CLK_FO_CH0)IN_RO_RAM_CLK_FO_CH0

Description

RX CH0 reorder power config register

Fields

IN_RO_RAM_CLK_FO_CH0

1: Force to open the clock and bypass the gate-clock when accessing the RAM in DMA. 0: A gate-clock will be used when accessing the RAM in DMA.

Links

() ()